# Assignment 8

By Dhananjay Sapawat (2019CS10345) Bhukya Sai Ram Naik (2019CS10340)

This Assignment involves the design and implementation of a serial asynchronous transmitter and connecting the parallel output of the receiver to the parallel input of the transmitter to form a loop.

#### Design

The input clock has 100Mhz and the baud rate is 9600, so make a new clock with a frequency of (100 / (9600\*16)) = 325.

The Receiver has four states Idle\_State, Start\_State, Serial\_State, Stop\_State, Start\_Out\_State, Serial\_Out\_State, and Stop\_Out\_State. initially, the Receiver will be in the Idle\_State state.

In Idle\_State when the receiver receives zero it will go to Start\_State. In Start\_State, it will count 6 times and then read start bit and go in Serial State.

In Serial\_State, it will read 8bits, it will first count 16 times and then read a bit and after reading all 8 bits it will go in Stop State.

In Stop\_State, it will count 16 times, read stop bit, store 8bits in, and go to Start\_Out\_State.

In Start\_Out\_State, it will transmit 0 value 15 times and go in Serial\_Out\_State.

In Serial\_Out\_State, it will transmit 8 bits (each 16 times) and go into Stop\_Out\_State.

In Stop\_Out\_State, it will transmit the value '1' 16 times and go into Idle\_State.

One Button was also added to make output zero.

#### **CIRCUIT**

This circuit has to connect to gtkterm and then when we write a character on gtkterm its Ascii value will be shown in seven segment display and the character will also be written twice in gtkterm due to transmission.

When the button will be pressed it will make 0 on seven segment display.

#### **Photo of Gtkterm**



#### **Photo of FPGAS**

For input for Ascii value of 'm'



## 1. Slice Logic

| Site Type                     | Used       | Fixed  | Available      | Util%          |
|-------------------------------|------------|--------|----------------|----------------|
| Slice LUTs*<br>  LUT as Logic | 122<br>122 | 0<br>0 | 20800<br>20800 | 0.59  <br>0.59 |
| LUT as Memory                 | 0          | 0      | 9600           | 0.00           |
| Slice Registers               | 81         | 0      | 41600          | 0.19           |
| Register as Flip Flop         | 81         | 0      | 41600          | 0.19           |
| Register as Latch             | 0          | 0      | 41600          | 0.00           |
| F7 Muxes                      | 0          | 0      | 16300          | 0.00           |
| F8 Muxes<br>+                 | 0          | 0      | 8150           | 0.00           |

## 2. Memory

| Site Type      | Used | Fixed | Available | Util% |
|----------------|------|-------|-----------|-------|
| Block RAM Tile | 0    | 0     | 50        | 0.00  |
| RAMB36/FIFO*   | 0    | 0     | 50        | 0.00  |
| RAMB18         | 0    | 0     | 100       | 0.00  |

### 3. DSP

| +        | Site Type | Used | Fixed | Available | Util% |
|----------|-----------|------|-------|-----------|-------|
| <b>+</b> | DSPs      | 0    | 0     | 90        | 0.00  |

## 4. IO and GT Specific

| +                           | +    | +     | +         | ++    |
|-----------------------------|------|-------|-----------|-------|
| Site Type                   | Used | Fixed | Available | Uti1% |
| Bonded IOB                  | 15   | 0     | 106       | 14.15 |
| Bonded IPADs                | 0    | 0     | 10        | 0.00  |
| Bonded OPADs                | 0    | 0     | 4         | 0.00  |
| PHY_CONTROL                 | 0    | 0     | 5         | 0.00  |
| PHASER_REF                  | 0    | 0     | 5         | 0.00  |
| OUT_FIFO                    | 0    | 0     | 20        | 0.00  |
| IN_FIFO                     | 0    | 0     | 20        | 0.00  |
| IDELAYCTRL                  | 0    | 0     | 5         | 0.00  |
| IBUFDS                      | 0    | 0     | 104       | 0.00  |
| GTPE2_CHANNEL               | 0    | 0     | 2         | 0.00  |
| PHASER_OUT/PHASER_OUT_PHY   | 0    | 0     | 20        | 0.00  |
| PHASER_IN/PHASER_IN_PHY     | 0    | 0     | 20        | 0.00  |
| IDELAYE2/IDELAYE2_FINEDELAY | 0    | 0     | 250       | 0.00  |
| IBUFDS_GTE2                 | 0    | 0     | 2         | 0.00  |
| ILOGIC                      | 0    | 0     | 106       | 0.00  |
| OLOGIC                      | 0    | 0     | 106       | 0.00  |
| +                           | +    | +     | +         | ++    |

# 5. Clocking

|                                                                     |                                      |                                      | Available                            | Util%                                                            |
|---------------------------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|------------------------------------------------------------------|
| BUFGCTRL   BUFIO   MMCME2_ADV   PLLE2_ADV   BUFMRCE   BUFHCE   BUFR | 2  <br>0  <br>0  <br>0  <br>0  <br>0 | 0  <br>0  <br>0  <br>0  <br>0  <br>0 | 32<br>20<br>5<br>5<br>10<br>72<br>20 | 6.25  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00 |

## 6. Specific Feature

| Site Type                                                                  | Used                       | Fixed                      | Available                       | Util%                                                  |
|----------------------------------------------------------------------------|----------------------------|----------------------------|---------------------------------|--------------------------------------------------------|
| BSCANE2 CAPTUREE2 DNA_PORT EFUSE_USR FRAME_ECCE2 ICAPE2 PCIE_2_1 STARTUPE2 | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0 | 4<br>1<br>1<br>1<br>1<br>2<br>1 | 0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00 |
| XADC                                                                       | 0                          | 0                          | 1                               | 0.00                                                   |

#### 7. Primitives

| <b>4</b> | L    |                     |
|----------|------|---------------------|
| Ref Name | Used | Functional Category |
| FDRE     | 81   | Flop & Latch        |
| LUT1     | 51   | LUT                 |
| LUT6     | 37   | LUT                 |
| LUT4     | 16   | LUT                 |
| CARRY4   | 13   | CarryLogic          |
| OBUF     | 12   | IO                  |
| LUT5     | 12   | LUT                 |
| LUT3     | 9    | LUT                 |
| LUT2     | 3    | LUT                 |
| IBUF     | 3    | IO                  |
| 1        |      | -1                  |